### INTEGRATED CIRCUITS

### DATA SHEET

### **UAA2068G**

Transmit chain and synthesizer with integrated VCO for DECT

Product specification Supersedes data of 1998 Jan 07 File under Integrated Circuits, IC17





### Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

#### **FEATURES**

- Economical integrated solution for frequency generation in DECT cordless telephones
- Integrated low phase noise 950 MHz VCO with frequency doubler
- Local Oscillator (LO) drive (–14 dBm) for RF mixer circuit
- Dedicated DECT PLL synthesizer
- · 3-line serial interface bus
- 3 dBm output preamplifier with an integrated switch
- Low current consumption from 3 V supply
- Compatible with Philips Semiconductors ABC baseband chip (PCD509x series).

### **APPLICATIONS**

1880 to 1920 MHz DECT cordless telephones.

### **GENERAL DESCRIPTION**

The UAA2068G BiCMOS device integrates a 950 MHz VCO, a frequency doubler, main and reference dividers and a phase comparator, to implement a phase-locked loop for DECT channel frequencies. The 1.9 GHz signal is buffered and switched, in TX mode, to drive the transmit power amplifier (CGY20xx series) or, in RX mode, to be used as an LO signal for the receiver mixer IC (UAA2078).

The synthesizer's main divider is driven by the frequency doubler output in the range from 1880 to 1920 MHz and programmed via a 3-wire serial bus.

The reference divider ratio is fixed at 8. Outputs of the main and reference dividers drive a phase comparator where a charge pump produces phase error current pulses for integration in an external loop filter. Only a passive loop filter is necessary. The charge-pump current (phase comparator gain) is set by an external resistor at pin R<sub>SET</sub>.

The VCO is powered from an internally regulated voltage source and includes internal varicap diodes. Its tuning range is wider than the required band to allow for production spreads. In a TDMA system such as DECT, the VCO and the synthesizer are switched on one slot before the required one to lock the VCO to the required channel frequency. Just before the required slot, the synthesizer is switched off, allowing open-loop modulation of the VCO during transmission. When opening the loop, the frequency pulling (due to switching off the synthesizer) can be maintained within the DECT specification.

The device is designed to operate from 3 NiCd cells in pocket phones, with low current and nominal 3.6 V supplies. Separate power and ground pins are provided to the different parts of the circuit. The ground leads should be short-circuited externally to prevent large currents flowing across the die and thus causing damage. All supply pins (V<sub>CC</sub>) must also be at the same potential, except V<sub>CC(CP)</sub> which can be equal to or greater than the other supply pins (e.g. V<sub>CC</sub> = 3 V and V<sub>CC(CP)</sub> = 5 V for wider VCO control voltage range).

### **ORDERING INFORMATION**

| TYPE NUMBER |        | PACKAGE                                                                                  |          |
|-------------|--------|------------------------------------------------------------------------------------------|----------|
| TIPE NOWBER | NAME   | DESCRIPTION                                                                              | VERSION  |
| UAA2068G    | LQFP32 | plastic low profile quad flat package; 32 leads; body $5 \times 5 \times 1.4 \text{ mm}$ | SOT401-1 |

## Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

### **QUICK REFERENCE DATA**

 $V_{CC} = 3.6 \text{ V}; V_{CC(CP)} = 3.6 \text{ V}; T_{amb} = 25 ^{\circ}\text{C};$  unless otherwise specified. Characteristics for which only a typical value is given are not tested.

| SYMBOL                                         | PARAMETER                               | CONDITIONS              | MIN. | TYP.   | MAX. | UNIT |
|------------------------------------------------|-----------------------------------------|-------------------------|------|--------|------|------|
| V <sub>CC</sub>                                | general supply voltage                  |                         | 3.0  | 3.6    | 5.2  | V    |
| V <sub>CC(CP)</sub>                            | charge-pump supply voltage              | $V_{CC(CP)} \ge V_{CC}$ | 3.0  | 3.6    | 5.2  | V    |
| I <sub>CC(SYA)</sub> +<br>I <sub>CC(SYD)</sub> | synthesizer supply current              | S_EN = 1                | _    | 9.5    | 14   | mA   |
| I <sub>CC(VCO)</sub> +<br>I <sub>CC(BUF)</sub> | VCO and buffer parts supply current     | VCO_ON = 1              | _    | 9.5    | 14   | mA   |
| I <sub>CC(DBL)</sub>                           | doubler supply current                  | in RX mode              | _    | 14.4   | 19   | mA   |
|                                                |                                         | in TX mode              | _    | 10     | 14   | mA   |
| I <sub>CC(AMP)</sub>                           | TX preamplifier supply current          | in RX mode              | _    | 0      | 50   | μΑ   |
|                                                |                                         | in TX mode              | _    | 24     | 32   | mA   |
| I <sub>CC(pd)</sub>                            | total supply current in power-down mode |                         | _    | 5      | 50   | μΑ   |
| f <sub>o(RF)</sub>                             | RF output frequency                     |                         | 1880 | _      | 1920 | MHz  |
| f <sub>xtal</sub>                              | crystal reference input frequency       |                         | _    | 13.824 | _    | MHz  |
| f <sub>PC</sub>                                | phase comparator frequency              |                         | _    | 1728   | _    | kHz  |
| T <sub>amb</sub>                               | operating ambient temperature           |                         | -10  | _      | +60  | °C   |

### Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

### **BLOCK DIAGRAM**



## Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

### **PINNING**

| SYMBOL               | PIN | DESCRIPTION                                               |
|----------------------|-----|-----------------------------------------------------------|
| DATA                 | 1   | 3-wire programming bus data input                         |
| V <sub>CC(SYD)</sub> | 2   | synthesizer CMOS divider positive supply voltage          |
| SYDGND               | 3   | synthesizer CMOS divider ground                           |
| XTAL                 | 4   | reference frequency input                                 |
| V <sub>CC(SYA)</sub> | 5   | synthesizer prescaler positive supply voltage             |
| SYAGND               | 6   | synthesizer prescaler ground                              |
| CPGND                | 7   | charge-pump ground                                        |
| СР                   | 8   | charge-pump output signal                                 |
| V <sub>CC(CP)</sub>  | 9   | charge-pump positive supply voltage                       |
| R <sub>SET</sub>     | 10  | charge-pump current setting input                         |
| V <sub>CC(DBL)</sub> | 11  | doubler positive supply voltage                           |
| LOA                  | 12  | local oscillator output A                                 |
| LOB                  | 13  | local oscillator output B                                 |
| DBLGND               | 14  | doubler ground                                            |
| T_EN                 | 15  | transmit enable signal input                              |
| V <sub>CC(BUF)</sub> | 16  | VCO isolation buffer positive supply voltage              |
| V <sub>CC(VCO)</sub> | 17  | VCO positive supply voltage                               |
| $V_{MOD}$            | 18  | transmit modulation input                                 |
| VCOGND               | 19  | VCO ground; note 1                                        |
| VCOA                 | 20  | VCO inductor connection A                                 |
| VCOB                 | 21  | VCO inductor connection B                                 |
| VCGND                | 22  | internal varicap ground; note 1                           |
| V <sub>TUNE</sub>    | 23  | VCO tuning input                                          |
| $V_{REG}$            | 24  | VCO regulator output                                      |
| VCO_ON               | 25  | VCO power on control input; note 2                        |
| R_OFF                | 26  | power on control for RX LO buffer/TX preamplifier; note 3 |
| AMPGND               | 27  | transmit amplifier ground                                 |
| TXB                  | 28  | transmit amplifier output B                               |
| TXA                  | 29  | transmit amplifier output A                               |
| V <sub>CC(AMP)</sub> | 30  | transmit amplifier positive supply voltage                |
| CLK                  | 31  | 3-wire programming bus clock input                        |
| S_EN                 | 32  | synthesizer enable signal input                           |

### **Notes**

- 1. Pins 19 and 22 are internally short-circuited.
- 2. Use with S\_PWR on ABC baseband chip.
- 3. Use with R\_PWR on ABC baseband chip.

### Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 



#### **FUNCTIONAL DESCRIPTION**

### Transmit chain

VCO, BUFFER AND FREQUENCY DOUBLER

The VCO operates at a nominal centre frequency of 950 MHz. It is fully integrated apart from two inductors which complete the resonator network. This VCO operates from an on-chip regulated power supply (V<sub>REG</sub>), which minimizes frequency disturbances due to variations in supply voltage. The buffered VCO signal is fed into a frequency doubler. The large difference between the transmitted and VCO frequencies reduces transmitter-oscillator coupling problems.

The output of the doubler is used to drive the synthesizer main divider and can also be switched to either the TX preamplifier or the RX LO output buffer. The high isolation obtained from the VCO buffer and the frequency doubler ensures very small frequency changes when turning on the TX preamplifier or the RX LO output buffer. In TX mode, the oscillator can be directly modulated with GMSK filtered data at pin  $V_{\text{MOD}}$ .

#### **RF** SWITCH

The RF switch passes the doubled VCO signal to either the TX preamplifier (when T\_EN is HIGH) or to the RX LO buffer (when T\_EN is LOW). In TX mode, the difference in the RF power levels, observed at the TX output when T\_EN is switched from LOW-to-HIGH, is typically 40 dB.

### TX PREAMPLIFIER

The TX preamplifier amplifies the RF signal up to a level of 3 dBm which is suitable for use with Philips Semiconductors DECT power amplifiers such as the CGY20xx series. It is powered-up when both R\_OFF and VCO\_ON are HIGH.

#### **RX LO BUFFER**

The RX LO buffer outputs the frequency doubled VCO signal at a level of –14 dBm. This signal can then be used as the local oscillator drive for the receive mixers of devices such as the UAA2078. The buffer is powered-up when R\_OFF is LOW and VCO\_ON is HIGH.

### Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

### **Synthesizer**

#### MAIN DIVIDER

The main divider is clocked by the RF signal from the internal frequency doubler. The divider operates at frequencies from 1880 to 1920 MHz. It consists of a bipolar prescaler followed by a CMOS counter. Any main divider ratio from 1024 to 1151 inclusive can be programmed.

#### REFERENCE DIVIDER

The reference divider is clocked by the signal at pin XTAL. The circuit operates with levels from 50 to 500 mV (RMS) at a frequency of 13.824 MHz, with a fixed divider ratio of 8.

#### PHASE COMPARATOR

The phase comparator is driven by the output of the main and reference dividers. It produces current pulses at pin CP. The pulse duration is equal to the difference in time of arrival of the edges from the two dividers. If the main divider edge arrives first, CP sinks current. If the reference divider edge arrives first, CP sources current. The DC value of the charge-pump current is nominally ten times the current drawn by the external resistor connected to pin R<sub>SET</sub>. Additional circuitry is included to ensure that the gain of the phase detector remains linear even for small phase errors.

The charge pump has a separate supply,  $V_{CC(CP)}$ , which helps to reduce the interference on the charge-pump output from other parts of the circuit.  $V_{CC(CP)}$  can be higher than the other supply voltages if a wider range on the VCO input is required. The  $V_{CC(CP)}$  voltage must not be less than that on other  $V_{CC}$  pins.

### Serial programming bus

A simple 3-line unidirectional serial bus is used to program the circuit. These 3 lines are data (DATA), clock (CLK) and enable (S\_EN). The data sent to the device is loaded in bursts framed by S\_EN. Programming clock edges and their appropriate data bits are ignored until S\_EN goes active LOW. The programmed information is read directly by the main divider when S\_EN returns HIGH. During synthesizer operation, S\_EN should be kept HIGH. In normal operating mode, only the last 8 bits serially clocked into the device are retained within the register. Additional leading bits are ignored, and no check is made on the number of clock pulses. The data format is shown in Table 2. The first bit entered is b7, the last bit is b0.

For the divider ratio, the first bit (b6) entered is the most significant (MSB).

S\_EN must be LOW to capture new programming data. S\_EN must be HIGH to switch on the synthesizer.

### **Operating modes**

The synthesizer is on when the input signal S\_EN is HIGH, and off when S\_EN is LOW. When turned on, the dividers and phase detector are synchronized to avoid a random initial phase error. When turned off, the phase detector is synchronized with the dividers to avoid interrupting a charge-pump pulse.

The VCO is on when the input signal VCO\_ON is HIGH. The polarity of VCO\_ON is chosen for compatibility with output S\_PWR at the ABC chip. When turned on, it needs some time (typically 30  $\mu$ s) to reach its steady state.

The TX preamplifier is on when both R\_OFF and VCO\_ON are HIGH. The polarity of R\_OFF is chosen for compatibility with output R\_PWR at the ABC chip. When turned on, it needs some time (typically 10  $\mu s$ ) to reach its steady state. In transmit mode, the timing of the R\_OFF LOW-to-HIGH transition can be chosen such that the TX preamplifier is turned on while the synthesizer loop remains closed thus avoiding frequency pulling of the VCO. In the receive mode, depending on the exact timing of R\_OFF compared to VCO\_ON, the TX preamplifier can be switched on at the beginning of the previous slot, but is switched off when the R\_OFF goes LOW; this occurs when the synthesizer loop is closed. The LO output amplifier is turned on when R\_OFF is LOW and VCO\_ON is HIGH.

The UAA2068G has a very low current consumption in power-down mode.

## Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

Table 1 Mode control; note 1

| BLOCK STATUS                                                                                          | VCO_ON | R_OFF | T_EN | S_EN   |
|-------------------------------------------------------------------------------------------------------|--------|-------|------|--------|
| VCO, buffer, doubler, RF switch, TX preamplifier and LO buffer powered-down                           | 0      | Х     | Х    | Х      |
| VCO, buffer, doubler, RF switch and TX preamplifier powered-up                                        | 1      | 1     | 1    | Х      |
| LO buffer powered-down                                                                                |        |       |      |        |
| Nominal RF signal at TX output                                                                        |        |       |      |        |
| VCO, buffer, doubler, RF switch and TX preamplifier powered-up                                        | 1      | 1     | 0    | Х      |
| LO buffer powered-down                                                                                |        |       |      |        |
| No RF signal output                                                                                   |        |       |      |        |
| VCO, buffer, doubler, RF switch and LO buffer powered-up                                              | 1      | 0     | 0    | Х      |
| TX preamplifier powered-down                                                                          |        |       |      |        |
| Nominal RF signal at LO buffer output                                                                 |        |       |      |        |
| VCO, buffer, doubler, RF switch and LO buffer powered-up                                              | 1      | 0     | 1    | Х      |
| TX preamplifier powered-down                                                                          |        |       |      |        |
| No RF signal output                                                                                   |        |       |      |        |
| To power-down PLL blocks; notes 2 and 3                                                               | 1      | Х     | Х    | 0      |
| To power-up PLL blocks; notes 2 and 3                                                                 | 1      | Х     | Х    | 1      |
| All blocks in power-down state; notes 2 and 3                                                         | 0      | Х     | Х    | 0      |
| New PLL division ratio is loaded and the PLL blocks are powered-up on the rising edge of S_EN; note 3 | 1      | Х     | Х    | 0 to 1 |

### **Notes**

- 1. X = don't care.
- 2. PLL blocks are the main divider, reference divider, phase detector and charge pump.
- 3. A reference signal is needed on pin XTAL for correct operation.

### Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

Table 2 Bit allocation; notes 1 and 2

| FIRST<br>IN        | REGISTER BIT ALLOCATION                                 |                    |                    |                    |                    |                   |                   |                   | LAST<br>IN        |    |    |    |    |    |    |
|--------------------|---------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|----|----|----|----|----|----|
|                    | DATA FIELD                                              |                    |                    |                    |                    |                   |                   |                   |                   |    |    |    |    |    |    |
| b15 <sup>(3)</sup> | b14 <sup>(3)</sup>                                      | b13 <sup>(3)</sup> | b12 <sup>(3)</sup> | b11 <sup>(3)</sup> | b10 <sup>(3)</sup> | b9 <sup>(3)</sup> | b8 <sup>(3)</sup> | b7 <sup>(4)</sup> | b6 <sup>(5)</sup> | b5 | b4 | b3 | b2 | b1 | b0 |
| Х                  | X X X X X X X O main divider programming <sup>(6)</sup> |                    |                    |                    |                    |                   |                   |                   |                   |    |    |    |    |    |    |

#### **Notes**

- 1. X = don't care.
- 2. In normal operation, only 8 bits are programmed into the register.
- 3. For normal operation, b15 to b8 do not need to be programmed.
- 4. The validation bit (b7) must be programmed with zero for normal operation.
- 5. Bit b6 is the MSB of the main divider coefficient.
- 6. The main divider ratio is equal to 1024 plus the programmed value (see Table 3).

Table 3 Main divider programming

| b6 | b5                     | b4 | b3 | b2 | b1 | b0       | MAIN DIVIDER<br>RATIO | SYNTHESIZED<br>FREQUENCY (MHz) |
|----|------------------------|----|----|----|----|----------|-----------------------|--------------------------------|
|    | Binary equivalent of n |    |    |    |    | 1024 + n | 1.728 × (1024 + n)    |                                |
| 1  | 0                      | 0  | 0  | 0  | 0  | 1        | 1089                  | 1881.792                       |
| 1  | 0                      | 0  | 1  | 0  | 1  | 0        | 1098                  | 1897.344                       |

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                                | PARAMETER                                                             | CONDITIONS | MIN. | MAX. | UNIT |
|---------------------------------------|-----------------------------------------------------------------------|------------|------|------|------|
| V <sub>CC</sub>                       | supply voltage                                                        |            | -0.3 | +5.5 | V    |
| V <sub>CC(CP)</sub>                   | charge-pump supply voltage                                            |            | -0.3 | +5.5 | V    |
| V <sub>CC(CP)</sub> – V <sub>CC</sub> | difference in voltage between V <sub>CC(CP)</sub> and V <sub>CC</sub> |            | -0.3 | +5.5 | V    |
| ΔGND                                  | difference in ground supply voltage applied between all ground pins   | note 1     | _    | 0.3  | V    |
| P <sub>tot</sub>                      | total power dissipation                                               |            | _    | 275  | mW   |
| T <sub>stg</sub>                      | storage temperature                                                   |            | -55  | +125 | °C   |
| T <sub>amb</sub>                      | operating ambient temperature                                         |            | -10  | +60  | °C   |
| T <sub>i</sub>                        | junction temperature                                                  |            | _    | 150  | °C   |

#### Note

1. Pins short-circuited internally must be short-circuited externally.

### **HANDLING**

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

## Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 100   | K/W  |

### **CHARACTERISTICS**

 $V_{CC}$  = 3.6 V;  $V_{CC(CP)}$  = 3.6 V;  $T_{amb}$  = 25 °C; unless otherwise specified. Characteristics for which only a typical value is given are not tested.

| SYMBOL                                         | PARAMETER                                                 | CONDITIONS                                                    | MIN. | TYP.   | MAX. | UNIT |
|------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------|------|--------|------|------|
| Supplies                                       |                                                           |                                                               | •    |        | •    |      |
| V <sub>CC</sub>                                | supply voltage                                            |                                                               | 3    | 3.6    | 5.2  | V    |
| V <sub>CC(CP)</sub>                            | charge-pump supply voltage                                | $V_{CC(CP)} \ge V_{CC}$                                       | 3    | 3.6    | 5.2  | V    |
| I <sub>CC(SYA)</sub> +<br>I <sub>CC(SYD)</sub> | synthesizer supply current                                | S_EN = 1                                                      | _    | 9.5    | 14   | mA   |
| I <sub>CC(VCO)</sub> + I <sub>CC(BUF)</sub>    | VCO and buffer parts supply current                       | VCO_ON = 1                                                    | _    | 9.5    | 14   | mA   |
| I <sub>CC(DBL)</sub>                           | doubler supply current                                    | in RX mode                                                    | _    | 14.4   | 19   | mA   |
|                                                |                                                           | in TX mode                                                    | _    | 10     | 14   | mA   |
| I <sub>CC(AMP)</sub>                           | TX preamplifier supply current                            | in RX mode                                                    | _    | 0      | 50   | μΑ   |
|                                                |                                                           | in TX mode                                                    | _    | 24     | 32   | mA   |
| I <sub>CC(pd)</sub>                            | total supply current in power-down mode                   |                                                               | _    | 5      | 50   | μΑ   |
| Synthesizer                                    | main divider                                              |                                                               | •    |        |      | •    |
| f <sub>RF</sub>                                | RF frequency                                              |                                                               | 1880 | _      | 1920 | MHz  |
| R <sub>m</sub>                                 | main divider ratio                                        |                                                               | 1024 | _      | 1151 |      |
| Synthesizer                                    | reference divider input                                   | 1                                                             | '    | 1      | 1    |      |
| f <sub>xtal</sub>                              | crystal reference input frequency                         |                                                               | _    | 13.824 | _    | MHz  |
| V <sub>xtal(rms)</sub>                         | sinusoidal input signal level (RMS value)                 |                                                               | 50   | -      | 500  | mV   |
| R <sub>ref</sub>                               | reference division ratio                                  |                                                               | _    | 8      | _    |      |
| R <sub>i</sub>                                 | input resistance (real part of the input impedance)       | f <sub>xtal</sub> = 13.824 MHz                                | -    | 4.5    | _    | kΩ   |
| C <sub>i</sub>                                 | input capacitance (imaginary part of the input impedance) |                                                               | _    | 2.5    | _    | pF   |
| Phase detec                                    | tor                                                       |                                                               | •    |        |      |      |
| f <sub>PC</sub>                                | phase comparator frequency                                |                                                               | _    | 1728   | _    | kHz  |
| Charge-pum                                     | p output                                                  |                                                               | •    | _      | •    | _    |
| I <sub>o(cp)</sub>                             | charge-pump output current                                | $V_{CP} = \frac{1}{2}V_{CC};$ $R_{SET} = 8.2 \text{ k}\Omega$ | -    | 1.5    | _    | mA   |
| I <sub>o(cp)(err)</sub>                        | charge-pump output current error                          | note 1                                                        | -25  | _      | +25  | %    |
| I <sub>match</sub>                             | sink-to-source current matching                           | $V_{CP} = \frac{1}{2}V_{CC}$                                  | _    | ±5     | _    | %    |
| ·match                                         | 9                                                         |                                                               |      |        |      |      |

# Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

| SYMBOL                 | PARAMETER                                                                            | CONDITIONS                                            | MIN. | TYP. | MAX. | UNIT   |
|------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------|------|------|------|--------|
| Charge-pump            | current setting resistor input; pin                                                  | R <sub>SET</sub>                                      | !    | !    | 1    |        |
| R <sub>SET</sub>       | external resistor connected between pin R <sub>SET</sub> and ground                  |                                                       | 5.6  | _    | 12   | kΩ     |
| V <sub>SET</sub>       | regulated voltage at pin R <sub>SET</sub>                                            |                                                       | _    | 1.2  | 1-   | V      |
| vco                    |                                                                                      |                                                       | •    | •    | •    | •      |
| f <sub>VCO</sub>       | oscillator frequency                                                                 | over full temperature range; note 2                   | 940  | -    | 960  | MHz    |
| G <sub>VCO</sub>       | tuning input VCO gain                                                                |                                                       | _    | 45   | _    | MHz/V  |
| G <sub>MOD</sub>       | modulation input VCO gain                                                            |                                                       | _    | 1    | _    | MHz/V  |
| Switch part            |                                                                                      |                                                       |      |      |      |        |
| FTLO <sub>TXoff</sub>  | isolation between LO and TX outputs when TX preamplifier is off (RX mode)            | f = 1890 MHz; note 2                                  | _    | -50  | _    | dB     |
| FTLO <sub>TXon</sub>   | isolation due to the switch when TX preamplifier is on (TX mode)                     | f = 1890 MHz; note 2                                  | _    | -40  | _    | dB     |
| TX preamplifi          | er and LO buffer parts                                                               |                                                       |      | •    | •    | •      |
| P <sub>o(TX)</sub>     | TX preamplifier output power                                                         | over full temperature range; note 2                   | 0    | 3    | 7    | dBm    |
| f <sub>o(TX)</sub>     | output frequency on TX preamplifier or LO buffer                                     |                                                       | 1880 | -    | 1920 | MHz    |
| R <sub>o(TX)</sub>     | TX preamplifier output resistance (real part of the parallel output impedance)       | balanced                                              | _    | 150  | -    | Ω      |
| C <sub>o(TX)</sub>     | TX preamplifier output capacitance (imaginary part of the parallel output impedance) | balanced                                              | _    | 0.5  | _    | pF     |
| FTVCO <sub>TX</sub>    | VCO frequency feedthrough at the TX output                                           | referenced to the f <sub>o(TX)</sub> level; note 2    | _    | -41  | -36  | dBc    |
| CNR <sub>25</sub>      | carrier-to-noise ratio at TX output                                                  | carrier offset $\Delta f = 25 \text{ kHz}$            | _    | -75  | _    | dBc/Hz |
| CNR <sub>4686</sub>    | carrier-to-noise ratio at TX output                                                  | carrier offset<br>Δf = 4686 kHz                       | _    | -135 | -132 | dBc/Hz |
| $\Delta f_{O(offset)}$ | total frequency shift due to 200 mV V <sub>CC</sub> change disabling the synthesizer | note 2 measured 20 µs after disabling the synthesizer | -    | _    | ±15  | kHz    |
| $\Delta f_{o(drift)}$  | frequency drift during a slot                                                        | note 2                                                | _    | 1    | ± 10 | kHz    |
| P <sub>o(LO)</sub>     | LO preamplifier output power                                                         | note 2                                                | _    | -14  | _    | dBm    |
| R <sub>o(LO)</sub>     | LO preamplifier output resistance (real part of the parallel output impedance)       | balanced                                              | _    | 120  | -    | Ω      |
| C <sub>o(LO)</sub>     | LO preamplifier output capacitance (imaginary part of the parallel output impedance) | balanced                                              | _    | 0    | _    | pF     |

### Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

| SYMBOL                                                                            | PARAMETER                | CONDITIONS         | MIN.       | TYP. | MAX.                  | UNIT |
|-----------------------------------------------------------------------------------|--------------------------|--------------------|------------|------|-----------------------|------|
| Interface logic input signal levels; pins DATA, CLK, S_EN, T_EN, R_OFF and VCO_ON |                          |                    |            |      |                       | -    |
| V <sub>IH</sub>                                                                   | HIGH-level input voltage | note 3             | 2.2        | _    | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>                                                                   | LOW-level input voltage  |                    | -0.3       | _    | +0.5                  | V    |
| I <sub>bias</sub>                                                                 | input bias current       | logic 1 or logic 0 | <b>-</b> 5 | _    | +5                    | μΑ   |
| C <sub>i</sub>                                                                    | input capacitance        |                    | _          | 2    | _                     | pF   |

### **Notes**

- 1. Condition:  $0.5 < V_{CP} < (V_{CC(CP)} 0.5)$ .
- 2. Measured and guaranteed only on the Philips evaluation board, including PCB and balun filter.
- 3.  $V_{IH}$  should never exceed 5.2 V.

### **SERIAL BUS TIMING CHARACTERISTICS**

 $V_{CC}$  = 3.6 V;  $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL               | PARAMETER                             | MIN. | TYP. | MAX. | UNIT |
|----------------------|---------------------------------------|------|------|------|------|
| Serial progra        | mming clock; CLK                      |      | •    | •    | •    |
| t <sub>r</sub>       | input rise time                       | _    | 10   | 40   | ns   |
| t <sub>f</sub>       | input fall time                       | _    | 10   | 40   | ns   |
| T <sub>cy</sub>      | clock period                          | 100  | -    | _    | ns   |
| Enable progr         | amming; S_EN                          | ·    |      |      |      |
| t <sub>START</sub>   | delay to rising clock edge            | 40   | -    | _    | ns   |
| t <sub>END</sub>     | delay from last falling clock edge    | -20  | _    | _    | ns   |
| t <sub>W</sub>       | minimum inactive pulse width          | 4000 | _    | _    | ns   |
| t <sub>SU;S_EN</sub> | enable set-up time to next clock edge | 20   | 1-   | _    | ns   |
| Register seria       | al input data; DATA                   | ·    |      |      |      |
| t <sub>SU;DAT</sub>  | input data to clock set-up time       | 20   | _    | _    | ns   |
| t <sub>HD:DAT</sub>  | input data to clock hold time         | 20   | 1-   | _    | ns   |



### Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

### **TIMING CHARACTERISTICS**



## Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

### **APPLICATION INFORMATION**



### Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

### **PACKAGE OUTLINE**

LQFP32: plastic low profile quad flat package; 32 leads; body 5 x 5 x 1.4 mm

SOT401-1



#### Nata

mm

0.15

1.60

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

0.27

0.25

0.18

| OUTLINE<br>VERSION | REFERENCES |       |      |  | EUROPEAN   | ICCUE DATE                      |
|--------------------|------------|-------|------|--|------------|---------------------------------|
|                    | IEC        | JEDEC | EIAJ |  | PROJECTION | ISSUE DATE                      |
| SOT401-1           |            |       |      |  |            | <del>95-12-19</del><br>97-08-04 |

7.15

0.5

4.9

0.75

1.0

0.2

0.12

0.1

### Transmit chain and synthesizer with integrated VCO for DECT

### **UAA2068G**

#### **SOLDERING**

### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300~^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

### Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                       | SOLDERING METHOD                  |                       |  |  |
|-------------------------------|-----------------------------------|-----------------------|--|--|
| PACKAGE                       | WAVE                              | REFLOW <sup>(1)</sup> |  |  |
| BGA, SQFP                     | not suitable                      | suitable              |  |  |
| HLQFP, HSQFP, HSOP, SMS       | not suitable <sup>(2)</sup>       | suitable              |  |  |
| PLCC <sup>(3)</sup> , SO, SOJ | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP               | not recommended <sup>(3)(4)</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO              | not recommended <sup>(5)</sup>    | suitable              |  |  |

#### **Notes**

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

### **DEFINITIONS**

| Data sheet status         |                                                                                       |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification     | This data sheet contains final product specifications.                                |  |  |  |
| Limiting values           |                                                                                       |  |  |  |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

# Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

**NOTES** 

# Transmit chain and synthesizer with integrated VCO for DECT

**UAA2068G** 

**NOTES** 

### Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. +61 2 9805 4455, Fax. +61 2 9805 4466

Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010,

Fax. +43 160 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773

**Belgium:** see The Netherlands **Brazil:** see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG,

Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America
Czech Republic: see Austria

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S,

Tel. +45 32 88 2636, Fax. +45 31 57 0044 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 23 53 60, Fax. +49 40 23 536 300

Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS,

Tel. +30 1 4894 339/239, Fax. +30 1 4814 240

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025.

Tel. +91 22 493 8541, Fax. +91 22 493 0966

 $\textbf{Indonesia:} \ \mathsf{PT} \ \mathsf{Philips} \ \mathsf{Development} \ \mathsf{Corporation}, \ \mathsf{Semiconductors} \ \mathsf{Division},$ 

Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080

Ireland: Newstead, Clonskeagh, DUBLIN 14,

Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053,

TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3.

20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557

**Japan:** Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,

Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Pakistan: see Singapore

**Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

**Poland:** Ul. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000,

Tel. +27 11 470 5911, Fax. +27 11 470 5494

South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil,

Tel. +55 11 821 2333, Fax. +55 11 821 2382 **Spain:** Balmes 22, 08007 BARCELONA,

Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1,

TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd.,

209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL,

Tel. +90 212 279 2770. Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421

United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381

**Uruguay:** see South America **Vietnam:** see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 625 344, Fax.+381 11 635 777

**For all other countries apply to:** Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1998

SCA60

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

435102/750/03/pp20

Date of release: 1998 Nov 19

Document order number: 9397 750 04258

Let's make things better.

Internet: http://www.semiconductors.philips.com





